### CSC 370 - Computer Architecture and Organization

Lecture 6: Registers and Counters

#### Registers

- A register is a group of flip-flops.
  - Each flip-flop stores one bit of data; *n* flip-flops are required to store *n* bits of data.
  - There are several different types of registers available commercially.
  - The simplest design is a register consisting only of flipflops, with no other gates in the circuit.
- <u>Loading the register</u> transfer of new data into the register.
- The flip-flops share a common clock pulse (frequently using a buffer to reduce power requirements).
- <u>*Output*</u> could be sampled at any time.
- <u>*Clearing*</u> the flip-flop (placing zeroes in all its bit) can be done through a special terminal on the flip-flop.















| Timing Pulse         | Shift Register A | Shift Register B |
|----------------------|------------------|------------------|
| Initial value        | 1 0 1 1          | 0 0 1 0          |
| After T <sub>1</sub> | 1 1 0 1          | 1 0 0 1          |
| After T <sub>2</sub> | 1 1 1 0          | 1 1 0 0          |
| After T <sub>3</sub> | 0 1 1 1          | 0 1 1 0          |
| After T <sub>4</sub> | 1 0 1 1          | 1 0 1 1          |





# Redesigning the Serial Adder

- We will use a pair of shift registers whose outputs will be x and y respectively. These are corresponding bits of the addends.
- S is the sum bit produced and a flip-flop will hold the carry bit as the flip-flop's state Q.
- We will implement it using a *JK* flip-flop

| Present | In       | nute     | Next   | Output   | Flip-flop |            |  |
|---------|----------|----------|--------|----------|-----------|------------|--|
| Q(t)    | <u>X</u> | <u>Y</u> | Q(t+1) | <u>S</u> | <u>Jo</u> | <u>K</u> o |  |
| 0       | 0        | 0        | 0      | 0        | 0         | X          |  |
| 0       | 0        | 1        | 0      | 1        | 0         | X          |  |
| 0       | 1        | 0        | 0      | 1        | 0         | X          |  |
| 0       | 1        | 1        | 1      | 0        | 1         | X          |  |
| 1       | 0        | 0        | 0      | 1        | Х         | 1          |  |
| 1       | 0        | 1        | 1      | 0        | Х         | 0          |  |
| 1       | 1        | 0        | 1      | 0        | Х         | 0          |  |
| 1       | 1        | 1        | 1      | 1        | Х         | 0          |  |









#### **Bi-directional Shift Registers**

- A shift register that can shift in one direction is called a *unidirectional shift register*.
- A shift register that can shift in either direction is called a *bi-directional shift register*.
- Some shift register also allow for the simple transfer of data.



| on Ta      | ble For           | r General Shift       |
|------------|-------------------|-----------------------|
| <u>S</u> 1 | <u>S</u> <u>o</u> | Register<br>operation |
| 0          | 0                 | No change             |
| 0          | 1                 | Shift Right<br>(down) |
| 1          | 0                 | Shift Left (up)       |
| 1          | 1                 | Parallel load         |

г



# Counters

- A register that goes through a prescribed sequences of states upon the application of an input pulse is called a *counter*.
- The input pulse may be a clock pulse or may have some other origin.
- A counter that goes through a binary sequence is called a *binary counter*.
- An n-bit binary counter uses n flip-flops and can count from 0 to 2<sup>n</sup> 1.









| Bina                  | ary Cou    | int Seq    | uence      |
|-----------------------|------------|------------|------------|
| <u>A</u> <sub>3</sub> | <u>A</u> 2 | <u>A</u> 1 | <u>A</u> 0 |
| 0                     | 0          | 0          | 0          |
| 0                     | 0          | 0          | 1          |
| 0                     | 0          | 1          | 0          |
| 0                     | 0          | 1          | 1          |
| 0                     | 1          | 0          | 0          |
| 0                     | 1          | 0          | 1          |
| 0                     | 1          | 1          | 0          |
| 0                     | 1          | 1          | 1          |
| 1                     | 0          | 0          | 0          |
| 1                     | 0          | 0          | 1          |
| 1                     | 0          | 1          | 0          |
| 1                     | 0          | 1          | 1          |
| 1                     | 1          | 0          | 0          |
| 1                     | 1          | 0          | 1          |
| 1                     | 1          | 1          | 0          |
| 1                     | 1          | 1          | 1          |
| 0                     | 0          | 0          | 0          |













#### **BCD** Counter

- BCD counters only go through states 0000 to 0001 up to 1001.
- The pattern is as regular as binary counter, so we must go through the design process.

|            | Pre       | sent State | 2         | Next State |           |            |           | <u>Output</u> | Flip-flop Inputs |            |            |            |
|------------|-----------|------------|-----------|------------|-----------|------------|-----------|---------------|------------------|------------|------------|------------|
| <u>Q</u> 8 | <u>Q4</u> | <u>Q</u> 2 | <u>Q1</u> | <u>Q</u> 8 | <u>Q4</u> | <u>Q</u> 2 | <u>Q1</u> | <u>y</u>      | TQ <sub>8</sub>  | <u>TQ4</u> | <u>TQ2</u> | <u>TQ1</u> |
| 0          | 0         | 0          | 0         | 0          | 0         | 0          | 1         | 0             | 0                | 0          | 0          | 1          |
| 0          | 0         | 0          | 1         | 0          | 0         | 1          | 0         | 0             | 0                | 0          | 1          | 1          |
| 0          | 0         | 1          | 0         | 0          | 0         | 1          | 1         | 0             | 0                | 0          | 0          | 1          |
| 0          | 0         | 1          | 1         | 0          | 1         | 0          | 0         | 0             | 0                | 1          | 1          | 1          |
| 0          | 1         | 0          | 0         | 0          | 1         | 0          | 1         | 0             | 0                | 0          | 0          | 1          |
| 0          | 1         | 0          | 1         | 0          | 1         | 1          | 0         | 0             | 0                | 0          | 1          | 1          |
| 0          | 1         | 1          | 0         | 0          | 1         | 1          | 1         | 0             | 0                | 0          | 0          | 1          |
| 0          | 1         | 1          | 1         | 1          | 0         | 0          | 0         | 0             | 1                | 1          | 1          | 1          |
| 1          | 0         | 0          | 0         | 1          | 0         | 0          | 1         | 0             | 0                | 0          | 0          | 1          |
| 1          | 0         | 0          | 1         | 0          | 0         | 0          | 0         | 1             | 1                | 0          | 0          | 1          |
| 1          | 0         | 1          | 0         | Х          | Х         | Х          | Х         | 0             | X                | Х          | Х          | X          |
| 1          | 0         | 1          | 1         | Х          | Х         | Х          | Х         | 0             | X                | Х          | Х          | X          |
| 1          | 1         | 0          | 0         | Х          | Х         | Х          | Х         | 0             | Х                | Х          | X          | Х          |
| 1          | 1         | 0          | 1         | Х          | Х         | Х          | Х         | 0             | X                | X          | X          | X          |
| 1          | 1         | 1          | 0         | Х          | Х         | Х          | X         | 0             | Х                | X          | X          | X          |
| 1          | 1         | 1          | 1         | x          | X         | x          | x         | 0             | x                | x          | x          | x          |









#### 4-Bit Counter With Parallel Load & Synchronous Clear

- Counters often need to be preset with a prespecified value before counting begins.
- We also need the capability of clearing all bits simultaneously.

# Function Table For 4-Bit Parallel Load Counter

| <u>Clock</u> | <u>Clear</u> | <u>Load</u> | <u>Count</u> | <b>Operation</b>                                     |
|--------------|--------------|-------------|--------------|------------------------------------------------------|
|              | 1            | 0           | 0            | No change                                            |
|              | 1            | 0           | 1            | Increment count                                      |
|              | 1            | 1           | Х            | Load inputs I <sub>0</sub><br>through I <sub>3</sub> |
|              | 0            | Х           | Х            | Clear outputs                                        |





| Pı | Present State |          |   | lext Sta | ate      | Flip-flop Inputs      |                   |                       |                       |                       |          |
|----|---------------|----------|---|----------|----------|-----------------------|-------------------|-----------------------|-----------------------|-----------------------|----------|
| A  | <u>B</u>      | <u>C</u> | A | <u>B</u> | <u>C</u> | <u>J</u> <sub>A</sub> | <u>K</u> <u>A</u> | <u>J</u> <sub>B</sub> | <u>K</u> <sub>B</sub> | <u>J</u> <sub>C</sub> | <u>K</u> |
| 0  | 0             | 0        | 0 | 0        | 1        | 0                     | X                 | 0                     | X                     | 1                     | X        |
| 0  | 0             | 1        | 0 | 1        | 0        | 0                     | X                 | 1                     | X                     | X                     | 1        |
| 0  | 1             | 0        | 1 | 0        | 0        | 1                     | X                 | X                     | 1                     | 0                     | X        |
| 0  | 1             | 1        | 1 | 0        | 0        | 1                     | X                 | X                     | 1                     | X                     | 1        |
| 1  | 0             | 0        | 1 | 0        | 1        | X                     | 0                 | 0                     | X                     | 1                     | X        |
| 1  | 0             | 1        | 1 | 1        | 0        | X                     | 0                 | 1                     | X                     | X                     | 1        |
| 1  | 1             | 0        | 0 | 0        | 0        | X                     | 1                 | X                     | 1                     | 0                     | X        |











# Ring Counter

- Computers need timing signals that indicate the sequence in which certain operations will take place.
- These can be generated by ring counters, circular shift registers with only one flip-flop set at any time.
- The alternative to a 4-bit ring counter is a 2-bit counter that goes through 4 distinct states and uses a decoder.







| Flip-flop Outputs |   |          |          |   |                                 |  |  |  |
|-------------------|---|----------|----------|---|---------------------------------|--|--|--|
| <u>Seq. Num.</u>  | A | <u>B</u> | <u>C</u> | E | AND gate required for<br>output |  |  |  |
| 1                 | 0 | 0        | 0        | 0 | A'E'                            |  |  |  |
| 2                 | 1 | 0        | 0        | 0 | AB'                             |  |  |  |
| 3                 | 1 | 1        | 0        | 0 | BC'                             |  |  |  |
| 4                 | 1 | 1        | 1        | 0 | CE'                             |  |  |  |
| 5                 | 1 | 1        | 1        | 1 | AE                              |  |  |  |
| 6                 | 0 | 1        | 1        | 1 | A'B                             |  |  |  |
| 7                 | 0 | 0        | 1        | 1 | B'C                             |  |  |  |
| 8                 | 0 | 0        | 0        | 1 | C'E                             |  |  |  |

